Automatic transformation of SystemC designs to speed up simulation

2015 IEEE East-West Design & Test Symposium (EWDTS)(2015)

引用 1|浏览0
暂无评分
摘要
SystemC language is widely used for hardware design and verification. Simulation of large SystemC designs may be quite time-consuming, that limits its applicability, especially in virtual platforms. In this paper we propose an approach to speed up simulation of synthesizable SystemC designs. The approach is based on automatic transformation of the design to equivalent one with event-based synchronization, which simulation is much faster. Our approach is implemented in the SCAccel tool and a SystemC kernel patch, which are available to download. The evaluation results for a real world system-on-chip show performance boost 1.6...41 times, depends on testbench and system configuration.
更多
查看译文
关键词
automatic transformation,SystemC designs,speed up simulation,SystemC language,hardware design,virtual platforms,event-based synchronization,SCAccel tool,SystemC kernel patch,system-on-chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要