Coupling Delay Optimization By Temporal Decorrelation Using Dual Threshold Voltage Technique

Kw Kim, So Jung,T Kim,P Saxena,Cl Liu, Sm Kang

IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS(2003)

引用 4|浏览0
暂无评分
摘要
Coupling effect due to line-to-line capacitance is of serious concern in timing analysis of circuits in ultra deep submicrometer CMOS technology. Often coupling delay is heavily dependent on temporal correlation of signal switching in relevant wires. Temporal decorrelation by shifting timing window can alleviate performance degradation induced by tight coupling. This paper presents an algorithm for minimizing circuit delay through timing window modulation in dual V-t technology. Experimental results on the ISCAS85 benchmark circuits indicate that the critical delay will be reduced significantly when low V-t is applied properly.
更多
查看译文
关键词
coupling delay,delay optimization,voltage technique
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要