Lowand high frequency harmonic reduction in a PWM inverter using dithered sigma-delta modulation

ISSPA(2010)

引用 3|浏览6
暂无评分
摘要
This paper presents the use of dithered sigma-delta modulation (ΣΔM) to mitigate low and high frequency harmonics of pulse-width modulated (PWM) inverters without increasing switching losses. A PWM bit stream generated by a 1 bit- 1st-order discrete ΣΔM is converted into a continuous pulse train which controls the inverter operation. The minimum pulse width of the pulse train is strictly defined by the sampling ratio, which prevents the inverter from missing switching operations. The spectrum of the pulse train demonstrates reduction of low and high frequency harmonics compared with the conventional sinusoidal PWM (SPWM), dithered SPWM, and carrier frequency modified SPWM spectra. The dithered ΣΔM bounds all spectral densities including harmonics and noise below -30dB with respect to the fundamental density without increasing the number of switching, while comparable SPWM methods produce harmonic peaks at a particular frequency or increase the number of switching.
更多
查看译文
关键词
pwm invertors,sigma-delta modulation,dithered spwm spectra,1st-order discrete σδm,carrier frequency modified spwm spectra,continuous pulse train,pulse-width modulated inverters,spectral density,switching losses,dithered sigma-delta modulation,high frequency harmonic reduction,sinusoidal pwm spectra,word length 1 bit,dithered σδm bounds,pwm bit stream,sampling ratio,pwm inverter,sigma delta modulator,switches,spectrum,high frequency,harmonic analysis,frequency modulation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要