A Low-Power, High-Performance Approximate Multiplier With Configurable Partial Error Recovery

DATE '14: Proceedings of the conference on Design, Automation & Test in Europe(2014)

引用 382|浏览386
暂无评分
摘要
Approximate circuits have been considered for error-tolerant applications that can tolerate some loss of accuracy with improved performance and energy efficiency. Multipliers are key arithmetic circuits in many such applications such as digital signal processing (DSP). In this paper, a novel approximate multiplier with a lower power consumption and a shorter critical path than traditional multipliers is proposed for high-performance DSP applications. This multiplier leverages a newly-designed approximate adder that limits its carry propagation to the nearest neighbors for fast partial product accumulation. Different levels of accuracy can be achieved through a configurable error recovery by using different numbers of most significant bits (MSBs) for error reduction. The approximate multiplier has a low mean error distance, i.e., most of the errors are not significant in magnitude. Compared to the Wallace multiplier, a 16-bit approximate multiplier implemented in a 28nm CMOS process shows a reduction in delay and power of 20% and up to 69%, respectively. It is shown that by utilizing an appropriate error recovery, the proposed approximate multiplier achieves similar processing accuracy as traditional exact multipliers but with significant improvements in power and performance.
更多
查看译文
关键词
CMOS integrated circuits,adders,digital signal processing chips,multiplying circuits,system recovery,CMOS process,DSP,MSB,approximate adder,approximate circuits,configurable error recovery,configurable partial error recovery,digital signal processing,error reduction,error-tolerant applications,high-performance approximate multiplier,low-power approximate multiplier,mean error distance,most significant bits,partial product accumulation,size 28 nm,word length 16 bit,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要