Joint Design-Time and Post-Silicon Minimization of Parametric Yield Loss using Adjustable Robust Optimization

ICCAD(2006)

引用 90|浏览263
暂无评分
摘要
Parametric yield loss due to variability can be effectively reduced by both design-time optimization strategies and by adjusting circuit parameters to the realizations of variable parameters. The two levels of tuning operate within a single variability budget, and because their effectiveness depends on the magnitude and the spatial structure of variability their joint co-optimization is required. In this paper we develop a formal optimization algorithm for such co-optimization and link it to the control and measurement overhead via the formal notions of measurement and control complexity. We describe an optimization strategy that unifies design-time gate-level sizing and post-silicon adaptation using adaptive body bias at the chip level. The statistical formulation utilizes adjustable robust linear programming to derive the optimal policy for assigning body bias once the uncertain variables, such as gate length and threshold voltage, are known. Computational tractability is achieved by restricting optimal body bias selection policy to be an affine function of uncertain variables. We demonstrate good run-time and show that 5-35% savings in leakage power across the benchmark circuits are possible. Dependence of results on measurement and control complexity is studied and points of diminishing returns for both metrics are identified
更多
查看译文
关键词
optimisation,leakage power,gate-level sizing,adaptive body bias,parametric yield loss,adjustable robust linear programming,control complexity,computational tractability,optimal body bias selection policy,joint design-time,assigning body bias,benchmark circuit,circuit cad,uncertain variable,post-silicon minimization,post-silicon adaptation,optimization strategy,adjustable robust optimization,adaptive systems,stability,measurement overhead,statistical formulation,formal optimization algorithm,optimal body bias selection,affine function,single variability budget,design-time optimization strategy,threshold voltage,robust optimization,chip,linear program
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要