Extraction of 3D parasitic capacitances in 90nm and 22nm NAND flash memories

Microelectronics Reliability(2009)

引用 10|浏览38
暂无评分
摘要
In this paper we propose to study different ways to extract the values of parasitic capacitances in 90nm and 22nm NAND Flash memories. Indeed, these parasitic capacitances between cells in the array can modify applied polarizations and can disturb the functioning of the whole array. Their impact increases when the cell size is reduced, especially as the ultimate size of the 22nm node is reached. We develop 3D TCAD simulations to extract parasitic capacitances as well as measurements on specific test structures or geometrical calculations, showing their increasing importance in the future technologies, especially for 22nm node.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要