Analytical approach to massively parallel architectures for nanotechnologies

ASAP(2005)

引用 4|浏览7
暂无评分
摘要
In the emerging field of single-chip multiprocessors (CMP) analytical models of performance and power consumption are necessary for design space exploration and the analysis of existing architectures. In the light of ever decreasing structure sizes in microchips the scalability of proposed CMPs is of great interest to the developers. Looking even further into the future at the possibilities offered by, e. g., nanotechnology, a set of such models may help to identify promising architectures and possible bottlenecks even before the enabling technologies exist. In this paper, we present our current work in this area in the form of two models. The first and very basic model is based on Amdahl驴s law and gives a first promising outlook on chip multiprocessing. Based on the more complex BSP model our second model takes the on-chip communication into account and thus allows a much more detailed look at the architecture. In both cases, basic laws of circuit technology have been combined with the underlying models that now take the effects of device scaling into account. Later we will also present the GigaNetIC 1 architecture, a CMP developed by our research group. It will then be analyzed by applying the BSP-based model.
更多
查看译文
关键词
complex bsp model,analytical approach,basic model,analytical model,promising outlook,promising architecture,parallel architecture,circuit technology,basic law,chip multiprocessing,underlying model,bsp-based model,system on chip,microchip,chip,space technology,circuits,nanotechnology,amdahl law,system on a chip,space exploration,cmos technology
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要