Design Fault Directed Test Generation For Microprocessor Validation

DATE '07: Proceedings of the conference on Design, automation and test in Europe(2007)

引用 9|浏览26
暂无评分
摘要
Functional validation of modern microprocessors is an important and complex problem. One of the problems in functional validation is the generation of test cases that has higher potential to find faults in the design. We propose a model based test generation framework that generates tests for design fault classes inspired from software validation. There are two main contributions in this paper Firstly, we propose a microprocessor modeling and test generation framework that generates test suites to satisfy Modified Condition Decision Coverage (MCDC), a structural coverage metric that detects most of the classified design faults as well as the remaining faults not covered by MCDC Secondly, we show that there exists good correlation between types of design faults proposed by software validation and the errors/bugs reported in case studies on microprocessor validation. We demonstrate the framework by modeling and generating tests for the microarchitecture of VESPA, a 32-bit microprocessor. In the results section, we show that the tests generated using ourframework's coverage directed approach detects the fault classes with 100% coverage, when compared to model-random test generation.
更多
查看译文
关键词
functional validation,software validation,test generation framework,microprocessor validation,test case,test generation,test suite,classified design fault,design fault,design fault class
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要