Gated Diode Investigation of Bias Temperature Instability in High- $\kappa$ FinFETs

IEEE ELECTRON DEVICE LETTERS(2010)

引用 13|浏览20
暂无评分
摘要
Bias temperature instability (BTI) in FinFET transistors was investigated by charge-pumping (CP) and gated-diode measurements using n(+)/p(-)/p(+) structures with the gate interface identical to that in SOI-FinFETs. The results show greatly improved sensitivity for gated diode measurements than for CP. The pre-stress interface trap density was found to be N-IT congruent to 1011 cm(-2) for SiO2/2 nm-HfSiON/TiN/polySi-capped gate stacks, which is about one decade larger than in planar devices. The kinetics of Delta N-IT(t) under negative bias stress conditions (NBTI) suggests N-IT is generated by Si-H bond breaking. The mechanism for interface trap generation under positive bias stress conditions (PBTI) requires further investigation.
更多
查看译文
关键词
Bias temperature instability (BTI),charge pumping,DCIV,FinFET,hafnium,high-kappa
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要