Optimal latch mapping and retiming within a tree

ICCAD(1994)

引用 10|浏览22
暂无评分
摘要
We propose a technology mapping algorithm that takes existing structural technology-mapping algorithms based on dynamic programming and extends them to retime pipelined circuits. If the circuit to be mapped has a tree structure, our algorithm generates an optimal solution compatible with that structure. The algorithm takes into account gate delays and capacitive loads as latches are moved across the logic. It also supports latches with embedded logic: i.e., cells that combine a D latch with a combinational gate at little extra cost in latch delay.
更多
查看译文
关键词
extra cost,account gate delay,optimal solution,tree structure,pipelined circuit,technology mapping algorithm,dynamic programming,embedded logic,structural technology-mapping,combinational gate,logic programming,clock skew,tree data structures,circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要