Comparison of a BSIM3V3 and EKV MOSFET model for a 0.5 μm CMOS process and implications for analog circuit design

Nuclear Science, IEEE Transactions(2003)

引用 32|浏览20
暂无评分
摘要
Design requirements for high-density detector front-ends and other high-performance analog systems routinely force designers to operate devices in moderate inversion. However, CMOS models have traditionally not handled this operating region very well. In this paper, the Berkeley Short-Channel IFGET Model (BSIM3V3) and EKV 2.6 MOSFET models are evaluated in terms of their ability to model low-voltage analog circuits. Simulation results for a standard 0.5 μm CMOS process are presented and compared to measured data. The data presented includes simulated and measured output conductance and transconductance efficiency for devices with channel lengths ranging from 0.5 μm to 33 μm. In addition, the models are compared in terms of their ability to handle the different operating regions of the MOS transistor (weak, moderate, and strong inversion). The results highlight the difficulty of obtaining a model that accurately predicts the operation of high-performance analog systems.
更多
查看译文
关键词
CMOS analogue integrated circuits,MOSFET,nuclear electronics,0.5 micron,BSIM3V3,Berkeley Short-Channel IFGET Model,CMOS models,EKV MOSFET,MOS transistor,high-density detector front-ends,high-performance analog systems,moderate inversion,output conductance,transconductance efficiency
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要