An Area-Efficient Relaxed Half-Stochastic Decoding Architecture for Nonbinary LDPC Codes

IEEE Trans. on Circuits and Systems(2015)

引用 6|浏览23
暂无评分
摘要
This brief presents an area-efficient relaxed half-stochastic nonbinary low-density parity-check (NB-LDPC) decoder. A novel decoding algorithm, namely, cumulative tracking forecast memory with concealing channel values (CTFM-CC) is proposed to reduce algorithm complexity and maintain bit-error-rate performance as well. Furthermore, the hardware complexity of variable node units (VNUs) is reduced through a truncated architecture, which only keeps the most reliable n probability density functions. To deal with the sum-product-algorithm-to-stochastic conversion of VNU, a dynamic random number generation method, which is used for sampling a stochastic symbol, is also proposed. With these features, a (168, 84) regular-(2,4) NB-LDPC code over GF(16) decoder is implemented in a 90-nm process. According to the results of postlayout simulation, this decoder can deliver a throughput of 1.13 Gb/s with a hardware efficiency of 0.90 Mb/s/K-gate at 286 MHz. Compared to related rate-1/2 NB-LDPC decoders, the proposed decoder achieves the highest hardware efficiency with similar error-correcting capability.
更多
查看译文
关键词
vnu,gf16 decoder,ctfm-cc,rhs algorithm,stochastic processes,variable node units,nonbinary low-density parity-check (ldpc) codes,random number generation,sum-product-algorithm-to-stochastic conversion,frequency 286 mhz,relaxed half-stochastic (rhs) algorithm,hardware efficiency,stochastic symbol,error-correcting capability,stochastic decoding,dynamic random number generation method,size 90 nm,nonbinary ldpc codes,concealing channel values,cumulative tracking forecast memory,algorithm complexity,probability density functions,error statistics,postlayout simulation,parity check codes,decoding,error correction,area-efficient relaxed half-stochastic nb-ldpc decoder,nonbinary low-density parity-check decoder,bit-error-rate performance,probability,hardware,throughput,bit error rate,logic gates
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要