A 40 nm 512 kb Cross-Point 8 T Pipeline SRAM With Binary Word-Line Boosting Control, Ripple Bit-Line and Adaptive Data-Aware Write-Assist

IEEE Trans. on Circuits and Systems(2014)

引用 45|浏览41
暂无评分
摘要
This paper presents a cross-point 512 kb 8 T pipeline static random-access memory (SRAM). The cross-point structure eliminates write half-select disturb to facilitate bit-interleaving architecture for enhanced soft error immunity. The design employs boosted word-line (WL) for improving both read performance and write-ability. A ripple bit-line (RiBL) structure provides 30%-44% read access performance improvement and 2 ×-3.5 × variation immunity at 0.7 V compared with the conventional hierarchical bit-line (HiBL) schemes. An adaptive data-aware write-assist (ADAWA) with VCS tracking is employed to further enhance the write-ability while ensuring adequate stability for half-selected cells on the selected bit-lines. An adaptive voltage detector (AVD) with binary boosting control is used to mitigating gate electric over-stress. The design is implemented in UMC 40 nm low-power (40LP) CMOS technology. The 512 kb test chip operates from 1.5 V to 0.65 V, with maximum operation frequency of 800 MHz@1.1 V and 200 MHz@0.65 V. The measured power consumption is 0.5 mW/MHz (active) and 4.4 mW (standby) at 1.1 V, and 0.107 mW/MHz (active) and 0.367 mW (standby) at 0.65 V.
更多
查看译文
关键词
boosted word-line design,static random-access memory (sram),write-ability,ribl structure,bit-interleaving architecture,power 4.4 mw,read access performance,frequency 800 mhz,hibl scheme,adaptive voltage detector (avd),binary word-line boosting control,voltage 1.5 v to 0.65 v,wl,frequency 200 mhz,ripple bit-line structure,adaptive data-aware write-assist (adawa),gate electric over-stress mitigation,vcs tracking,size 40 nm,sram chips,adaptive voltage detector,static random-access memory,40lp cmos technology,soft error immunity enhancement,adaptive control,half-selected cell stability,integrated circuit design,detector circuits,half-select disturb,umc low-power cmos technology,power 0.367 mw,voltage 0.65 v,cross-point 8t pipeline sram,avd,storage capacity 512 kbit,circuit stability,ripple bit-line,voltage control,voltage 1.1 v,hierarchical bit-line scheme,cmos memory circuits,adawa,adaptive data-aware write-assist
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要