Memory-Hierarchical and Mode-Adaptive HEVC Intra Prediction Architecture for Quad Full HD Video Decoding

IEEE Transactions on Very Large Scale Integration Systems(2014)

引用 30|浏览36
暂无评分
摘要
This paper presents a high-throughput and areaefficient VLSI architecture for intra prediction in the emerging high efficiency video coding standard. Three design techniques are proposed to address the complexity systematically: 1) a hierarchical memory deployment that stores neighboring samples in 4.9 Kb of static RAM (SRAM) instead of 43.2-k gates of registers and increases throughput by processing reference samples in registers; 2) a mode-adaptive scheduling scheme for all prediction units, which provides at least 2 samples/cycle throughput while using low-throughput SRAM and can achieve 2.46 samples/cycle on the average based on the experimental results; and 3) resource sharing for multipliers and the readout circuits of reference sample registers, which can save 2.5-k gates. These techniques can efficiently reduce area by 40% but induce more power because of additional signal transitions. Signal-gating circuits are then applied to reduce 69% of SRAM power and 32% of logic power, which cost only 1.0-k gates. When synthesized at 200 MHz with 40-nm process, the proposed architecture needs only 27.0-k gates and 4.9 Kb of single-port SRAM. The layout core area is 0.036 mm2, and the power consumption is 2.11 mW in the postlayout simulation. The corresponding performance can support quad full high-definition (HD) (3840 × 2160) video decoding at 30 frames/s.
更多
查看译文
关键词
readout circuits,high efficiency video coding (hevc),power consumption,low-throughput sram,nondestructive readout,prediction units,frequency 200 mhz,memory-hierarchical hevc intra prediction architecture,quad full hd video decoding,multiplying circuits,sram chips,static ram,hierarchical memory deployment,intra prediction.,area-efficient vlsi architecture,layout core area,mode-adaptive scheduling scheme,vlsi,intra prediction,video coding,multipliers,resource sharing,mode-adaptive hevc intra prediction architecture,power 2.11 mw,signal transitions,logic gates,hardware architecture,high efficiency video coding standard,decoding,signal-gating circuits,encoding,registers,throughput
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要