Spatially Distributed Dual-Spacer Null Convention Logic Design

JOURNAL OF LOW POWER ELECTRONICS(2014)

引用 13|浏览5
暂无评分
摘要
Null convention logic allows designing power, area and speed-efficient asynchronous circuits while maintaining a standard cell-based design flow. This paper proposes a new logic template for null convention logic design. The template relies on the spatial distribution of different spacer values, using both return-to-one and return-to-zero handshake protocols. In order to compare this template with others, transistor level simulation of a Kogge-Stone adder serves as case study. Simulation results demonstrate that the proposed template allows better energy, static power and speed tradeoffs while furthering a standard cell-based approach.
更多
查看译文
关键词
Asynchronous Circuits, Quasi-Delay-Insensitive, Null Convention Logic, Four-Phase Protocol, Return-To-One, Return-To-Zero
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要