F3: Adaptive design techniques for energy efficiency

Solid-State Circuits Conference Digest of Technical Papers(2014)

引用 2|浏览76
暂无评分
摘要
Silicon technology continues to shrink, allowing a greater density of devices per unit area. At the same time, process and chip variations increase, making it more difficult to build power-efficient, functional chips. We first review the physical issues that are driving such increasing variation. Then, we look at state-of-the-art approaches to adapt to this variation. Voltage management is a key element, both in innovative management circuits, as well as in integration across the hardware/software design stack for adaptive control of the system. Leveraging error tolerance, where available, is as critical as building new memories that can avoid or mitigate sensitivity to variation. Finally, innovative models to predict the effects of variations are critical to guiding choices in the design process.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要