Reducing Complexity and Power of Digital Multibit Error–Feedback $\Delta\Sigma$ Modulators

IEEE Transactions on Circuits and Systems II: Express Briefs(2014)

引用 0|浏览1
暂无评分
摘要
In this brief, we propose how the hardware complexity of arbitrary-order digital multibit error-feedback delta-sigma modulators can be reduced. This is achieved by splitting the combinatorial circuitry of the modulators into two parts, i.e., one producing the modulator output and another producing the error signal fed back. The part producing modulator output is removed by utilizing a unit-element...
更多
查看译文
关键词
Adders,Decoding,Quantization (signal),Complexity theory,Frequency modulation,Hardware
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要