An Innovative Scheduling Scheme For High-Speed Network Processors
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium(2003)
Abstract
In this paper, we describe the architecture of the scheduling components integrated in a novel programmable processor architecture. The paper explores the requirements for scheduling in the environment of a network processor, designed for efficient protocol processing in high-speed networking. We focus on the implementation of services with weighted priorities and shaping of traffic on the transmission path as a mean to support QoS for real time applications. Taking into account that one of the main problems when designing hardware devices for network processing is the relatively low throughput and capacity of the memories (mainly off-chip) we describe design alternatives and analyze the performance vs. cost trade-offs. The architecture of a novel processor architecture developed by the Protocol Processor Project (PRO3) is described and. is used as reference to explore the intricacies of the scheduler components and identify parameters that affect the components design and performance.
MoreTranslated text
Key words
network computers,processor scheduling,protocols,quality of service,Protocol Processor Project,QoS,capacity,design alternatives,high-speed network processors,high-speed networking,programmable processor architecture,protocol processing,real time applications,scheduler components,scheduling scheme,throughput,transmission path,weighted priorities
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined