Chrome Extension
WeChat Mini Program
Use on ChatGLM

Addressing Technique for Parallel Memory Accessing in Radix-2 FFT Processors.

ICECS(2008)

Cited 7|Views8
No score
Abstract
This paper presents an efficient technique for addressing in radix-2 FFT architectures. The novel addressing organization provides parallel load and store of the data involved in a radix-2 butterfly computation. The addressing scheme is based on a permutation of the FFT data, which leads to the minimization of the address generating circuit and the butterfly processor control. The paper proves the correctness of the technique and includes a FPGA implementation.
More
Translated text
Key words
field programmable gate arrays,read-only storage,FPGA implementation,addressing technique,butterfly processor control,parallel memory accessing,radix-2 FFT processors,radix-2 butterfly computation
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined