Design-for-test approach of an asynchronous network-on-chip architecture and its associated test pattern generation and application

Computers & Digital Techniques, IET(2009)

引用 23|浏览10
暂无评分
摘要
Asynchronous design offers an attractive solution to address the problems faced by networks-on-chip (NoC) designers such as timing constraints. Nevertheless, post-fabrication testing is a big challenge to bring the asynchronous NoCs to the market because of a lack of testing methodology and support. This study first presents the design and implementation of a design-for-test (DfT) architecture, which improves the testability of an asynchronous NoC architecture. Then, a simple method for generating test patterns for network routers is described. Test patterns are automatically generated by a custom program, given the network topology and the network size. Finally, we introduce a testing strategy for the whole asynchronous NoC. With the generated test patterns, the testing methodology presents high fault coverage (99.86%) for single stuck-at fault models.
更多
查看译文
关键词
asynchronous circuits,automatic test pattern generation,design for testability,logic design,logic testing,network routing,network topology,network-on-chip,asynchronous network-on-chip architecture,design-for-test approach,network router,network topology,post-fabrication testing,test pattern generation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要