Large silicon, glass and low CTE organic interposers to printed wiring board SMT interconnections using copper microwire arrays

Electronic Components and Technology Conference(2013)

引用 18|浏览2
暂无评分
摘要
This paper reports SMT-compatible stress-relief microwire arrays in thin polymer carriers, as a unique, novel and low-cost solution for reliable board-level interconnections between large silicon, glass and low coefficient of thermal expansion (CTE) organic interposers and printed wiring boards. The microwire arrays are pre-fabricated in ultra-thin carriers using low-cost manufacturing processes such as laser vias and copper electroplating, which are then assembled onto the back of the interposer as a stress-relief interlayer. Such a structure is assembled onto the board using standard SMT processes. The microwire array results in dramatic reduction in solder stresses and strains, even with larger interposer sizes (20 mm × 20 mm), at finer pitch (300-400 microns), without the need for underfill. The parallel wire arrays result in low resistance and inductance, and therefore do not degrade the electrical performance. The scalability of the structures and the unique processes, from micro to nanowires, provides extendibility to finer pitch and larger package sizes. The first part of the paper describes the design of microwire array to meet the thermo-mechanical reliability requirements. Finite element method (FEM) was used to study the reliability of the interconnections to provide guidelines for the test vehicle design. Strip models were built to study the reliability of 400 μm-pitch interconnections with a 100 μm thick, 20 mm × 20 mm silicon interposer that was SMT-assembled onto an organic printed wiring board. The performance of the microwire array interconnection is compared with that of ball grid array (BGA) interconnection, in warpage, equivalent plastic strain and projected fatigue life. A unique set of materials and processes was used to demonstrate the low-cost fabrication of the microwire array. Flexible thermoplastic polyimide films were used as the polymer film carriers for the microwire interconnection structure. In the in- tial feasibility demonstration, 100 μm thick films with laminated copper foil on both sides of the dielectric were used. A 308 nm excimer laser source was used to ablate the via arrays in the polymer. The microwires were batch fabricated by bottom-up electrolytic plating through the polymer template. A low-cost approach to the microwire fabrication is thus demonstrated by partially releasing the wires with controlled etching of the polymer carrier.
更多
查看译文
关键词
ball grid arrays,copper,electroplating,elemental semiconductors,excimer lasers,finite element analysis,polymer films,printed circuit interconnections,silicon,surface mount technology,thick films,cte organic interposers,cu,fem,si,ball grid array interconnection,bottom-up electrolytic plating,coefficient of thermal expansion organic interposers,copper electroplating,copper microwire arrays,equivalent plastic strain,excimer laser source,fatigue life,finite element method,flexible thermoplastic polyimide films,glass,laser vias,microwire array interconnection,microwire fabrication,nanowires,organic printed wiring board,polymer film,printed wiring board smt interconnections,printed wiring boards,size 100 mum,size 20 mm,size 400 mum,stress-relief interlayer,thermo-mechanical reliability,thin polymer carriers,warpage,wavelength 308 nm,reliability,strain
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要