Design and testing of the first 2D Prototype Vertically Integrated Pattern Recognition Associative Memory

Tsungte Liu,G Deptuch,J Hoff, S Jindariani, Shailesh N Joshi,J Olsen, Nghia Tran,M Trimpl

JOURNAL OF INSTRUMENTATION(2015)

引用 9|浏览16
暂无评分
摘要
An associative memory-based track finding approach has been proposed for a Level 1 tracking trigger to cope with increasing luminosities at the LHC. The associative memory uses a massively parallel architecture to tackle the intrinsically complex combinatorics of track finding algorithms, thus avoiding the typical power law dependence of execution time on occupancy and solving the pattern recognition in times roughly proportional to the number of hits. This is of crucial importance given the large occupancies typical of hadronic collisions. The design of an associative memory system capable of dealing with the complexity of HL-LHC collisions and with the short latency required by Level 1 triggering poses significant, as yet unsolved, technical challenges. For this reason, an aggressive R& D program has been launched at Fermilab to advance state of-the-art associative memory technology, the so called VIPRAM (Vertically Integrated Pattern Recognition Associative Memory) project. The VIPRAM leverages emerging 3D vertical integration technology to build faster and denser Associative Memory devices. The first step is to implement in conventional VLSI the associative memory building blocks that can be used in 3D stacking; in other words, the building blocks are laid out as if it is a 3D design. In this paper, we report on the first successful implementation of a 2D VIPRAM demonstrator chip (proto VIPRAMOO). The results show that these building blocks are ready for 3D stacking.
更多
查看译文
关键词
VLSI circuits,Trigger concepts and systems (hardware and software),Trigger algorithms,Digital electronic circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要