High-density silicon carrier transmission line design for chip-to-chip interconnects

2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems(2011)

引用 21|浏览33
暂无评分
摘要
Two differential stripline configurations with pitches of 8μm and 22μm are designed for ultra dense interconnect on silicon carrier. The transmission lines are implemented using four wiring levels to support chip-to-chip communication at 11.5Gb/s data rate over 2cm without equalization. Loss characteristics are extracted from test coupons with good model-to-hardware correlation. Impedance and temperature dependent loss performance are analyzed with simulation. Crosstalk performance between two pairs with and without ground shielding, as well as between two twisted pairs, are also evaluated with hardware measurement.
更多
查看译文
关键词
electrical interconnect,silicon carrier,transmission line,signal integrity
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要