Custom 14-Bit, 125mhz Adc/Data Processing Module For The K-L Experiment At J-Parc

2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11(2007)

引用 8|浏览7
暂无评分
摘要
We present a custom 16-Channel ADC/Data Processing Module, designed for a high energy physics kaon experiment at JPARC (Japan Particle Accelerator Research Complex). This Board will receive signals from the Cesium Iodide (CsI) Calorimeter, and will be one of the two ADC Modules in the Experiment's DAQ System. Each analog PMT pulse is amplified and passed through a 10-pole filter/shaper, before being applied to a 14-Bit, 125MHz sample-and-hold ADC chip. Sampling for all 3,200 calorimeter channels is simultaneous on one low jitter system clock. Data are then processed locally with Field Programmable Gate Arrays (FPGAs) that perform the board total energy calculation and determine real-time energy related values for the System Trigger Supervisor. These values are presented in both parallel and serialized formats on the front panel. The module is provided with a pipeline, up to 25us (3,200 samples) long, which stores the acquisitions, awaiting the system trigger pulse. After a trigger, data are packed and buffered for readout. The readout can be performed via the VME32/64 backplane, or via the front panel optical link.
更多
查看译文
关键词
field programmable gate arrays,particle acceleration,high energy physics,data processing,real time,field programmable gate array,chip,data acquisition
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要