A Simple, Low-Cost And Low-Power Switch Architecture For Nocs

17TH ICM 2005: 2005 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS(2005)

引用 24|浏览6
暂无评分
摘要
Considering the typically large use of NoCs as a solution to alleviate complexity of the current SoCs, designing an efficient NoC is an important key issue. This paper proposes a simple, low-cost and low-energy switch architecture for the NoCs using mesochronous clocking scheme for on-chip communication. Switches are designed in Verilog HDL. Experimental results show that the 4-ports instances of our proposed architecture are more efficient to be used as a basic element for constructing the NoCs.
更多
查看译文
关键词
GALS, globally asynchronous and locally synchronous, synchronizer, mesochronous clocking, transmitter, and receiver
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要