A multi-GHz 130ppm accuracy FLL for duty-cycled systems

radio frequency integrated circuits symposium(2011)

引用 4|浏览21
暂无评分
摘要
A frequency-locked-loop optimized for output frequency accuracy and locking time is implemented in a 90nm CMOS technology. The output frequency ranges from 7–9.8GHz with a reference frequency at 130MHz. The accuracy of the output frequency is 130ppm, achieved by minimizing and dithering the fine tuning bits of the oscillator. The estimated locking-time is below 50 reference clock cycles, thanks to the frequency locking nature. A binary frequency detector is adopted, lending the FLL naturally to a digital implementation, therefore avoiding the control voltage leakage issue. The measured phase noise @1MHz is −67dBc/Hz. The implementation offers itself a suitable solution for duty-cycled system.
更多
查看译文
关键词
cmos integrated circuits,oscillators,phase noise,accuracy,loop optimization,oscillations,time frequency analysis,duty cycle,indexing terms,steady state,cmos technology,tuning,oscillator
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要