Synchronizers and Data Flip-Flops are Different

2015 21st IEEE International Symposium on Asynchronous Circuits and Systems(2015)

引用 2|浏览29
暂无评分
摘要
Careful synchronizer design is imperative as System-on-Chip (SoC) products become prevalent in safety-critical applications. Previously, use of a flip-flop optimized for data applications was adequate for most synchronizer uses when laid out as a two-stage design. Increased demands for both reliability and low-power have exposed this two-stage solution to misuse. The recognition that a synchronizer should be optimized differently from a data flip-flop opens the design space to new approaches. Some examples are presented and two aides to the process are introduced.
更多
查看译文
关键词
synchronizer, mean-time between failures (MTBF), reliability, circuit simulation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要