Materials Challenges For Iii-V/Si Co-Integrated Cmos

2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC)(2015)

引用 0|浏览69
暂无评分
摘要
This review focuses on material challenges associated with III-V co-integration with Si for future CMOS. There is a huge volume of literature on this topic as implementation of III-V monolithic integration with Si has been the holy grail for last four decades; targeting a wide range of applications including RF devices, LEDs, lasers, photo-detectors and the like. The key drivers have been the cost reduction, scalability with Si wafer diameter, and accessibility to highly scaled integrated circuits next to III-V devices. With the current focus on CMOS the pace of progress on monolithic integration has accelerated by leaps and bounds partly because of its vast impact on CMOS scaling, and partly due to the aggressive CMOS roadmap requirements. The discussion below concentrates on In0.53Ga0.47As channel which is the dominant III-V material being pursued for future technology. Despite the narrow focus, fundamental and engineering challenges posed by this material encompass a broad range of material topics including epitaxial growth, crystallographic defects and their dynamics during growth and subsequent processing, clever device architecture to alleviate adverse impact of defects on device leakage, and innovative engineering for material improvement.
更多
查看译文
关键词
materials challenges,cointegrated CMOS,CMOS scaling,CMOS roadmap requirements,future technology,epitaxial growth,crystallographic defects,growth dynamics,material processing,material improvement,In0.53Ga0.47As-Si
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要