An Efficient Timing Analysis Model For 6t Finfet Sram Using Current-Based Method

PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016(2016)

引用 7|浏览13
暂无评分
摘要
Accurate timing analysis is a critical step in the design of VLSI circuits. In addition, nanoscale FinFET devices are emerging as the transistor of choice in 32nm CMOS technologies and beyond. This is due to their more effective channel control, higher ON/OFF current ratios, and lower energy consumption. In this paper, an efficient Current Source Model (CSM) is presented to calculate the output waveform as well as the read/write delay of 6T FinFET SRAM cells accounting for noisy waveform at each voltage node. In this model, the non-linear analytical methods and low-dimensional CSM lookup tables (LUTs) are combined to simultaneously achieve high modeling accuracy and time/space efficiency. Experimental data shows that our proposed framework not only provides accurate results in timing analysis, but also can capture the effect of arbitrary voltage noise.
更多
查看译文
关键词
Current Source Model (CSM),FinFET,SRAM,Timing Analysis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要