A 0.5-16.3Gbps multi-standard serial transceiver with 219mW/channel in 16nm FinFET.

Proceedings of the European Solid-State Circuits Conference(2016)

引用 16|浏览58
暂无评分
摘要
This paper presents a flexible 0.5-16.3Gb/s serial transceiver - fabricated in 16nm FinFET CMOS - and consuming 219mW/channel at 16.3Gb/s. The transceiver is fully adaptive to cover the FPGA requirement to interface to a multitude of combinations of data-rates and standards, such as 10G KR, PCIe Gen3/4, across a range of channel loss profiles. High performance techniques employed include a fully adaptive CTLE, AGC, an 11-tap DFE, wide-band LC PLLs and a low-latency CDR+PI for high-tracking-bandwidth clock and data recovery. Low power techniques such as half-rate clocking, DFE speculation, active inductors and data-rate-binned design are employed to meet stringent power budgets. At 16.3Gb/s, the receiver has a jitter tolerance of 0.3UI at 100MHz and the transceiver achieves BER < 10(-1)5 with up to 28dB loss at Nyquist.
更多
查看译文
关键词
multistandard serial transceiver,FinFET CMOS technology,FPGA,channel loss profiles,high performance techniques,fully adaptive CTLE,AGC,11-tap DFE,wide-band LC PLL,low-latency CDR-PI,high-tracking-bandwidth clock and data recovery,low power techniques,half-rate clocking,DFE speculation,active inductors,data-rate-binned design,power budgets,jitter tolerance,channel loss profiles,bit rate 0.5 Gbit/s to 16.3 Gbit/s,size 16 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要