Design Trade-offs in Buck Converters for Low-Energy Wireless Transceivers

2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)(2018)

引用 1|浏览0
暂无评分
摘要
Energy consumed at startup from sleep mode constrains the design of DC-DC converters in low duty-cycle applications. This paper presents a startup technique and design methodology to preserve the converter's energy efficiency. A replica circuit is employed to achieve a constant startup time across supply and process corners. The proposed technique has a negligible quiescent current and area overhead. A Pulse Frequency Modulation (PFM) control scheme is implemented using UMC130nm CMOS technology. The regulator generates a 3.5mV voltage ripple with 1mV variations from a 1.6V to 3.6V input supply. It can supply a load current ranging from 1mA to 22.5mA. A new Figure of Merit (FoM) is introduced to allow comparison between different PFM buck converters in terms of the voltage ripple, switching frequency and energy efficiency.
更多
查看译文
关键词
Low-Energy Transceivers,Pulse frequency modulation DC-DC converter,Adaptive on-time buck converter
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要