A 7.8 fJ/conversion-step 9-bit 400-MS/s single-channel SAR ADC with fast control logic.

Microelectronics Journal(2019)

引用 4|浏览22
暂无评分
摘要
This paper presents a 9-bit 400-MS/s successive approximation register (SAR) analog-to-digital converter (ADC) with hybrid arranged capacitor array. High-speed operation is achieved by introducing a redundant weighting method into the hybrid arranged SAR CDAC and using a fast control logic which shorten the critical path. By using a custom-designed unit capacitor which minimizes top plate parasitic capacitance, the SAR ADC can realize a wide input range of 1.6 Vdiff,p-p at 1-V reference voltage. At 400 MS/s sampling rate, the ADC achieves an SNDR of 52.47 dB and consumes 1.19 mW, resulting in a figure of merit (FOM) of 7.8 fJ/conversion-step. The ADC is fabricated in a 28 nm CMOS technology and its core occupies an active area of 171 μm × 112 μm.
更多
查看译文
关键词
SAR ADC,Asynchronous,Single-channel,Control logic,Unit capacitor
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要