SiGe FinFET for practical logic libraries by mitigating local layout effect

2017 Symposium on VLSI Technology(2017)

引用 6|浏览87
暂无评分
摘要
SiGe FinFET has been explored for its benefit of high current drivability provided by channel strain [1-5]. We have demonstrated SiGe CMOS FinFET at 10nm technology ground rules including epitaxial defectivity control, DC performance and reliability benefit [6-8]. One concern of SiGe FinFET is channel strain relaxation by fin cut process [9] inducing local layout effect (LLE), which is crucial for product design. In this paper, we thoroughly examined LLE in SiGe pFinFET and explored its mitigation techniques. Two techniques are proposed and demonstrated successful LLE mitigation, which drives forward SiGe FinFET insertion to technology.
更多
查看译文
关键词
SiGe FinFET insertion,fin cut process,channel strain relaxation,reliability benefit,DC performance,epitaxial defectivity control,local layout effect mitigation,logic libraries,SiGe CMOS FinFET,size 10 nm,SiGe
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要