Dual beam laser annealing for contact resistance reduction and its impact on VLSI integrated circuit variability

2017 Symposium on VLSI Technology(2017)

引用 11|浏览80
暂无评分
摘要
Introduction of a dual beam (DB) millisecond (mSec) or nanosecond (nSec laser annealing in contact module results in a drastic reduction of contact resistivity. Dependence of this benefit on laser annealing parameters is detailed. The annealing power/temperature condition needed for initiating solid or liquid phase epitaxy (SPE, LPE defines a lower process boundary, while impact of laser annealing on transistor parameters, such as V t and gate stack, defines an upper process boundary and translates to with-in-die (WID V t variation. Combining DB laser annealing technique with process-friendly layouts enables contact resistance benefit without degrading product level variability.
更多
查看译文
关键词
VLSI integrated circuit variability,contact resistance reduction,dual beam millisecond laser annealing,dual beam nanosecond laser annealing,contact module,contact resistivity,laser annealing parameters,annealing power-temperature condition,solid phase epitaxy,liquid phase epitaxy,process boundary,transistor parameters,with-in-die
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要