Implementation Of A Chaotic Time-Delay Rng Based Secure Communication System On Fpga

2017 10TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO)(2017)

引用 23|浏览19
暂无评分
摘要
Security is one of the most important design parameters in communication systems. Security of cryptographic systems depends on the unpredictability of keys. Chaotic random number generators have become an alternative method for random number generation instead of physical noise based ones. In this work, we describe a system-on-chip design which includes a chaos-based random number generator. Key generation, encryption-decryption blocks and control unit are designed to run on the same chip. All blocks are connected to the Microblaze softcore processor and implemented on a Xilinx FPGA. Structural details of the system and the results are shared.
更多
查看译文
关键词
Microblaze softcore processor,chaotic random number generators,cryptographic systems,communication systems,secure communication system,chaotic time-delay RNG,Xilinx FPGA,encryption-decryption blocks,random number generator,system-on-chip design,random number generation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要