Impact of 3D stacking on the TSV-induced stress and the CMOS characteristics

Electronics Packaging Technology Conference Proceedings(2017)

引用 0|浏览10
暂无评分
摘要
We investigated the impact of the stress induced by 3D stacking structure and through-silicon vias (TSV) on characteristics of CMOS. The 3D stacking structure was found to induce considerably large stress on the Si substrate compared to stress induced by TSV. The change of CMOS characteristics was calculated using a simple method of device simulation. A considerably large shift of the drain current of p-MOS near the TSV was predicted and confirmed by the measurement. The effect of stress induced by the stacking structures was not negligible as well as the well-known effect by TSV and should be considered for the design of advanced 3D-LSI systems.
更多
查看译文
关键词
3D-LSI systems,stacking structures,through-silicon vias,3D stacking structure,CMOS characteristics,TSV-induced stress
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要