Cost Effective Finfet Platform For Stand Alone Dram 1y And Beyond Memory Periphery

2018 IEEE 10TH INTERNATIONAL MEMORY WORKSHOP (IMW)(2018)

引用 6|浏览59
暂无评分
摘要
A new platform for Memory periphery device based on FinFET technology is proposed, targeting DRAM technology node 1Y and beyond. Up to 30% power saving is demonstrated at system level with respect to a conventional planar SiON based solution, thanks to an optimized cost-effective process flow (similar to 38% less expensive than equivalent logic flow), compatible with a DRAM technology. This makes the solution perfectly suitable for low power mobile applications or enabling faster server applications. The additional sensing margin can be used to aggressively reduce the analog area (>50%) or to mitigate the process concern on the memory array, paving the way for the introduction of different storage elements. An overview of the device characteristics based on the fabricated hardware is presented, exploring potential knobs to further improve the transistors.
更多
查看译文
关键词
DRAM, peripheral transistors, HKMG, FinFET
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要