FPGA implementation of HOG based pedestrian detector

2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC)(2015)

引用 6|浏览57
暂无评分
摘要
We present a FPGA implementation of a pedestrian detector that can process VGA video at a frame rate of 30-40 frames per second in real time. The architecture implements an offline trained boosted detector in an attentional cascade. The cascade evaluates each frame using histogram of gradient (HOG) features in the LUV color space. Pedestrian targets are identified at 27 scales. Feature aggregation allows the design to operate on fewer candidate windows that would normally be required for a 640×480 frame. The design is implemented on a Xilinx Zynq FPGA using a FMC for video input. Video frames are buffered in off-chip DRAM and then streamed through a processing pipeline. The pipeline performs color space conversion, frame rescaling, HOG feature extraction, and candidate evaluation in a sliding window. The candidate evaluation is parallelized to evaluate two windows at a time. The entire pipeline is parallelized to evaluate multiple scales per frame.
更多
查看译文
关键词
candidate evaluation,feature extraction,frame rescaling,color space conversion,processing pipeline,off-chip DRAM,video frame,FMC,Xilinx Zynq,pedestrian target,LUV color space,histogram of gradient,attentional cascade,offline trained boosted detector,VGA video,pedestrian detector,HOG,FPGA
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要