Electrical Performance Limits of Fine Pitch Interconnects for Heterogeneous Integration

2019 IEEE 69th Electronic Components and Technology Conference (ECTC)(2019)

引用 11|浏览23
暂无评分
摘要
Heterogeneous integration facilitates faster design cycles with optimal functional IP module and silicon node combinations, but requires ultra-high bandwidth for the die-to-die communications. Fine pitch interconnects can meet such high bandwidth demands with simpler circuits, lower power and less latency. Hence, it is of utmost importance to understand the performance of these interconnects at different speeds and channel lengths. This paper focuses on a parametric study over the basic design parameters of a generic fine pitch interconnect, to explore the electrical performance limits. As a result of this study, practical guidelines are provided for the die-to-die channel design.
更多
查看译文
关键词
heterogenous integration,embedded multi-die intrconnect bridge (EMIB),silicon interposer,very fine pitch interconnect
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要