Scaled transistors with 2D materials from the 300mm fab

2020 IEEE Silicon Nanoelectronics Workshop (SNW)(2020)

引用 8|浏览89
暂无评分
摘要
Integration of 2D-materials brings a new set of challenges to a 300 mm Si CMOS fab. We have opted for double gated WS 2 transistors as test vehicle with transition metal dichalcogenides as channel. Moreover, we explore two different routes within a modified industry standard flow, differentiating in channel deposition method either by direct deposition or via layer transfer. The integration flow mitigates the constraints of high surface sensitivity and low adhesion for these materials. Device performance of I on /I off up to 10 7 is achieved and WIW mapping is obtained opening the route for further process understanding.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要