InAlN/GaN-on-Si HEMT with 4.5 W/mm in a 200-mm CMOS-Compatible MMIC Process for 3D Integration

Shireen Warnock,Chang-Lee Chen, Jeffrey Knechtl, Richard Molnar,Donna-Ruth Yost,Matthew Cook, Corey Stull,Ryan Johnson,Christopher Galbraith,Jeffrey Daulton,WeiLin Hu, Gianni Pinelli,Joshua Perozek,Tomas Palacios, Beijia Zhang,Jeffrey Herd,Craig Keast

2020 IEEE/MTT-S International Microwave Symposium (IMS)(2020)

引用 12|浏览9
暂无评分
摘要
In this paper we present a fully CMOS-compatible fabrication process for GaN-on-Si monolithic microwave integrated circuits (MMICs) on 200-mm-diameter wafers. This process also enables wafer-level 3D integration of GaN MMICs with Si CMOS circuits to enhance performance and functionality while reducing the size, weight, power, as well as the cost. We demonstrate our progress towards full 3D integration, including a discussion on GaN HEMT fabrication and bonding with a Si CMOS wafer. With the use of an InA1N barrier layer we show a GaN-on-Si HEMT output power of 4.5 W/mm and PAE of 53% at 10 GHz.
更多
查看译文
关键词
GaN,GaN-on-Si,HEMT,MMIC,3D integration
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要