Low Swing and Column Multiplexed Bitline Techniques for Low-Vmin, Noise-Tolerant, High-Density, 1R1W 8T-Bitcell SRAM in 10nm FinFET CMOS

2020 IEEE Symposium on VLSI Circuits(2020)

引用 2|浏览53
暂无评分
摘要
A 1.09Mb, high density (HD), 1R1W 8T-bitcell SRAM is demonstrated in 10nm FinFET CMOS featuring Low Swing (LS) and Column Multiplexed (CM) bitline (BL) techniques. Read-Vmin and noise-tolerance is improved using a series NMOS clipper and a split input NAND for early keeper turnoff. Measurements show 30(40)mV lower read-Vmin, 18(30)% lower BL power for the proposed LS(LS+CM) BL schemes, with improved noise tolerance, and minimal area overhead.
更多
查看译文
关键词
Low Swing,Column Multiplexed bitline techniques,1R1W 8T-Bitcell SRAM,FinFET CMOS,noise-tolerance,improved noise tolerance,series NMOS clipper,split input NAND,size 10.0 nm,voltage 30 mV,voltage 40 mV
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要