Low-Power Hardware Architecture for Depthwise Separable Convolution Unit Design

2020 IEEE International Conference on Consumer Electronics - Taiwan (ICCE-Taiwan)(2020)

引用 0|浏览9
暂无评分
摘要
Depthwise separable convolution is useful for building small and lightweight networks. However, the hardware design of depthwise separable convolution unit has not been well studied. With an analysis, we find that many multiplications in depthwise separable convolution can be omitted. Based on this observation, in this paper, we present a novel hardware design to avoid unnecessary multiplications (by using the clock gating technique) for power saving. Experiments on MobileNetV1 model show that the proposed hardware unit can greatly reduce power consumption.
更多
查看译文
关键词
Convolution,Clock Gating,Digital Design,Logic Circuits,Neural Networks
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要