谷歌浏览器插件
订阅小程序
在清言上使用

Robust On-Chip Processing Unit with Parallelized ECC Block for Lightweight Instruction Execution

IEEE International Conference on Consumer Electronics(2020)

引用 1|浏览1
暂无评分
摘要
A tiny processing unit (TPU) activated with insufficient power always has a problem with data protection. To solve this problem, many TPUs and embedded systems use error-correcting code (ECC), especially Hamming code. However, adding an ECC decoding block to the TPU can cause a bottleneck. Most TPUs that follow a Von Neumann structure spend large amounts of time in the instruction fetch stage. The instruction fetch time increases due to ECC decoding intensifying the bottleneck. In this paper, we propose an architecture for a parallelized ECC decoding block. Although it increases memory usage, the parallelized ECC decoding block speeds up the entire TPU by more quickly processing the ECC decoding. This architecture was synthesized and validated with Design Compiler and showed successful performance improvements using proposed architecture.
更多
查看译文
关键词
embedded systems,TPU power,parallelized ECC decoding block speed,memory usage,instruction fetch time,Design Compiler,TPU speed,robust on-chip processing unit,data protection,tiny processing unit,lightweight instruction execution,Von Neumann structure,Hamming code,error-correcting code
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要