Design Of Parallel Ad Acquisition Board Based On Fpga

Wang Weiqing, Li Haimeng,Ding Mingli,Fu Ping

PROCEEDINGS OF 2016 SIXTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION & MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC 2016)(2016)

引用 1|浏览1
暂无评分
摘要
From the point of view of system development, this paper introduces a FPGA based parallel AD acquisition board and its implementation process. The board uses 24-bit 8 channels of TI to synchronize the sampling chip ADS1278 to synchronize the input signals of the 8 input signals. FPGA uses Altera's EP2AGX45F572, Nios II processor running on it as the core of data processing. Communication between CY7C68013 and PC can be done with USB Cypress chip. The full use of the Nios can be customized to make the board with the traditional microcontroller or DSP can't achieve the integration of high, strong flexibility and so on. The driver and PC application program are written in VPP, which can store and display the collected data.
更多
查看译文
关键词
FPGA,Nios II,ADS1278,USB,Data acquisition
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要