Ultra-Low-Power CMOS Voltage Reference Topologies Regarding Technology Node

2022 IEEE 13th Latin America Symposium on Circuits and System (LASCAS)(2022)

引用 2|浏览0
暂无评分
摘要
Ultra-low-power (ULP) designs have received great attention due to the emergence of a wide variety of devices of internet-of-things (IoT) applications. The scaling down of CMOS technology introduces additional challenges for designers, since circuit topologies are usually modified in order to maintain performance under the effects of the next technology. In this paper, a comparative study of ULP voltage references (VRs) is advanced considering four CMOS technologies: 180 nm (bulk), 90 nm (bulk), 65 nm (bulk) and 28 nm (FD-SOI). In addition, major nanometer effects such as drain induced barrier lowering (DIBL), gate induced drain leakage (GIDL), gate leakage due to direct tunneling, junction leakage, among others, are carefully considered in order to suggest an appropriated VR topology regarding each technology node.
更多
查看译文
关键词
CMOS voltage reference,deep-nanometer effects,femto-watt consumption,internet-of-things (IoT),ultra-low-power (ULP) design
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要