谷歌浏览器插件
订阅小程序
在清言上使用

Disturbance Aware Dynamic Power Reduction in Synchronous 2RW Dual-Port 8T SRAM by Self-Adjusting Wordline Pulse Timing

IEEE journal of solid-state circuits(2023)

引用 1|浏览15
暂无评分
摘要
An effective design is proposed to reduce dynamic power consumption for a common clock synchronous two-read/ write (2RW) dual-port (DP) 8T static random access memory (SRAM). A self-adjusting wordline (WL) pulse timing control circuit is newly introduced for read/write operations. Row address inputs of ports A and B are compared in each cycle to detect the same row access or not. In the same row access from both ports, the disturbance should happen, which is an inherent mode of 2RW DP 8T SRAM. Then, the WL pulsewidth is extended to prevent the disturbance, while maintaining sufficient read/write margins. In the different row access, where there is no disturbance, the WL pulsewidth is shortened to reduce excessive bitline (BL) discharge power. Test chips are designed and fabricated to implement the proposed 2RW DP SRAM macros on 40-, 28-, and 7-nm Fin-FET technologies. Measured data show that read and write powers are reduced, respectively, by 6%–13% and 13%–28% with the proposed circuits. No speed degradation is found compared to conventional designs. Area overheads are found to be less than 1%.
更多
查看译文
关键词
7 nm,8T,28 nm,40 nm,disturbance,dual port (DP),dynamic power,row access,static random access memory (SRAM),Vmin,wordline (WL) pulse
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要