PPA and Scaling Potential of Backside Power Options in N2 and A14 Nanosheet Technology.

VLSI Technology and Circuits(2023)

引用 0|浏览14
暂无评分
摘要
This paper evaluates Power-Performance-Area (PPA) tradeoffs and integration challenges of three types of backside power connections: Through Silicon Via in the Middle Of Line (TSVM), Self-Aligned Front-to-Back via (BPR) and Backside contact (BSC) for nanosheets at N2 and A14 nodes. From TSVM to BPR to BSC, solid PPA gain s are shown for High Density Logic, at the expense of increased process complexity. While TSVM remains competitive in N27-Track high-performance technology, BSC shows maximal gain s in A145-Track high density node.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要