Scalable In-Memory Computing Architectures for Sparse Matrix Multiplication

2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM(2022)

引用 0|浏览4
暂无评分
摘要
We present two novel memory-dense and fully parallel architectures for analog sparse matrix multiplication: one based on memristive nanowires, and the other based on 3D lithographic memristors, both realized on a CMOS-integrated chip, Cumulus. We experimentally demonstrate accurate generation of deterministic chaotic signals via an echo state network on Cumulus.
更多
查看译文
关键词
computing,in-memory
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要