谷歌浏览器插件
订阅小程序
在清言上使用

A Jitter Programmable Digital Bang-Bang PLL Using PVT-Invariant Stochastic Jitter Monitor

IEEE journal of solid-state circuits(2024)

引用 0|浏览14
暂无评分
摘要
We propose a digital bang-bang phase locked-loop (DBPLL) whose output rms jitter can be set to a user-defined value. By using a stochastic jitter monitoring circuit (JMC) and automatic loop bandwidth control, the proposed BBPLL can adjust its power consumption to obtain the desired target jitter during its initial set-up, regardless of conditions in process, voltage, and temperature (PVT). Implemented in 28 nm CMOS, the prototype PLL achieves rms jitter within 0.26 ps difference of the target jitter under various PVT conditions while operating at 2.88 GHz and achieving FoM of $-$ 225 dB which is state-of-the-art for ring oscillator-based BBPLLs.
更多
查看译文
关键词
Digital bang-bang phase-locked loop (DBPLL),process,voltage and temperature (PVT) variations,ring oscillator,stochastic jitter monitoring circuit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要